The 1616 accepts all types of two's-complement and unsigned number systems as input data formats. Included are unsigned integer, unsigned fractional, signed integer, and signed fractional. The device multiplies in all six combinations of these four number systems. But representations of numbers in each system differ in the weight assigned to each bit and the placement of the binary point.

Unsigned integers are represented by

$$X = \sum_{i=0}^{15} x_i 2^i$$
unsigned fractions by
$$X = \sum_{i=0}^{15} x_i 2^{-(16-1)}$$
signed integers by
$$X = -x_{15} 2^{15} + \sum_{i=0}^{14} x_i 2^i$$
and signed fractions by

$$X = -x_{15} + \sum_{i=0}^{14} x_i 2^{-(15-i)}$$

where  $x_0$  represents the least significant bit. The binary point is placed in the same location for both signed and unsigned integers, and the weight of individual bits—with the exception of  $x_{15}$ —is the same in both systems. The binary point differs by 1 bit position between signed and unsigned fractional numbers. In addition the binary point in signed fractional notation is not at the end of the bit stream. The 1616 prevents a problem that occurs when the sign of the product of two signed fractions is between PR<sub>30</sub> and PR<sub>29</sub> or when the sign of the product of a signed fraction multiplied by a signed or unsigned integer lies between PR<sub>15</sub> and PR<sub>14</sub>. The multiplier allows the user to shift the product one position to the left and to put a zero in the LSB position.

The 1616 contains circuitry to realign the binary point when the products of multiplication yield ambiguous results. For example, if the inputs to

the multiplier are  $C000_{16}$  and  $-2^{14}$ , or if both are  $-2^{-1}$ , the product in integer multiplication is  $10000000_{16}$ . In this case,  $C000_{16}$  and  $-2^{14}$  are treated as signed integers, and  $-2^{-1}$  is a signed fraction. As shown in Table 1, the 1616 accommodates eight different input formats, depending on the op code assigned through  $OP_2-OP_0$ . In that way, the chip can remove the ambiguities of identical results for dissimilar products.

If both multiplier inputs are fractional, the output can yield 2 sign bits—a result that makes the mathematics difficult if the product must be added to another fractional number. In this situation, the 1616 shifts the result 1 bit to the left to realign the binary point correctly. Table 2 illustrates a uniform multiplication and the product obtained with various op codes.

| Op<br>Code | X    | γ    | RND/MN    |           |          |          |  |
|------------|------|------|-----------|-----------|----------|----------|--|
|            |      |      | 0/0       | 0/1       | 1/0      | 1/1      |  |
| 0          | AAAA | 5555 | 38E31C72  | C71CE38E  | 38E39C72 | C71D638F |  |
| 1          | AAAA | 5555 | 38E31C72  | C71CE38E  | 38E39C72 | C71D638F |  |
| 2          | AAAA | 5555 | E38E/1C72 | 1C71/E38E | E38E9C72 | 1C72638F |  |
| 3          | AAAA | 5555 | E38E1C72  | 1C71E38E  | E38E9C72 | 1C72638E |  |
| 4          | AAAA | 5555 | C71C38E4  | 38E3C71C  | C71CB8F4 | 38E4471C |  |
| 5          | AAAA | 5555 | 71C638E4  | 8E39C71C  | 71C6B8E4 | 8E3A4710 |  |
| 6          | AAAA | 5555 | C71C9C72  | 38E3638E  | C71CDC72 | 38E4238F |  |
| 7          | AAAA | 5555 | C71C38E4  | 38E3C71C  | C71CB8F4 | 38E4471C |  |

| Op | 0,,           | 00. | Opa | Input format                | Output format                              | Round operation           |
|----|---------------|-----|-----|-----------------------------|--------------------------------------------|---------------------------|
| 0  | L             | L   | L   | X unsigned times Y unsigned | Unsigned output                            | Add 1 to PR <sub>15</sub> |
| 1  | L             | L   | Н   | X unsigned times Y signed   | Single signed                              | Add 1 to PR <sub>15</sub> |
| 2  | ī             | Н   | L   | X signed times Y unsigned   | Single signed                              | Add 1 to PR <sub>15</sub> |
| 3  | ī             | Н   | Н   | X signed times Y signed     | Single signed                              | Add 1 to PR <sub>15</sub> |
| 4  | <u>-</u><br>Н | L   | L.  | X signed times Y signed     | Single signed,<br>fractionally<br>adjusted | Add 1 to PR <sub>14</sub> |
| 5  | Н             | L   | Н   | X unsigned times Y signed   | Single signed,<br>fractionally<br>adjusted | Add 1 to PR <sub>14</sub> |
| 6  | Н             | Н   | L   | X signed times Y signed     | Double Signed                              | Add 1 to PR <sub>14</sub> |
| 7  | Н             |     | Н   | X signed times Y unsigned   | Single signed,<br>fractionally<br>adjusted | Add 1 to PR <sub>14</sub> |

<sup>\*</sup>The round is applied before the shift occurs. All rounds have the affect of incrementing the most-significant half if the MSB (disregarding double sign bit) is a binary one.